鼻子上的痣有什么寓意| 一学年是什么意思| wear是什么意思| 身是什么结构的字| 肛门是什么意思| 高兴的动物是什么生肖| 心衰是什么病| 吃饺子是什么节日| 甲氧氯普胺片又叫什么| 女性分泌物发黄是什么原因| 尿道疼是什么原因| 医生停诊是什么意思| 阴道炎用什么药好| 邓超是什么星座| 今年71岁属什么生肖| 教师节应该送老师什么花| 色盲色弱是什么意思| 高就什么意思| 口腔溃疡用什么药好得快| 什么的糯米| n1是什么意思| 甲状腺有什么功能| 太子龙男装什么档次| 什么叫做绝对值| pony什么意思| 胃下垂有什么症状表现| 什么睡姿有助于丰胸| 水瓶座什么象| 秋天喝什么茶| 秋天有什么水果成熟| 面藕是什么| 3月份生日是什么星座| 什么时候不能喷芸苔素| 脑梗的人适合吃什么食物| 感冒吃什么恢复快| 中央电视台台长是什么级别| 尿酸高适合吃什么水果| 吹风样杂音见于什么病| 左室舒张功能减低什么意思| 心功能不全是什么意思| 专柜是什么意思| 一什么蛇| 什么是童子命| 输卵管发炎有什么症状表现| 甲基蓝治疗什么鱼病| 宰相肚里能撑船是什么意思| 九月十七是什么星座| 朱砂有什么功效| 尿酸高吃什么能降| 梦见仙鹤是什么意思| 幼儿急疹吃什么药| 血压高什么原因| 牙上有黑渍是什么原因| 怀孕一个月吃什么对宝宝发育好| 女生有喉结是什么原因| 化疗是什么意思| 三庭五眼是什么意思| 太后是什么意思| 香蕉和什么不能一起吃| 什么驱蚊效果最好| 牙根发炎吃什么药| 杭州什么宽带好又便宜| 木薯粉可以做什么美食| 尿气味重是什么原因| 少帅是什么军衔| 杜冷丁是什么| 风云人物什么意思| 吃什么滋阴效果最好| 古筝是什么乐器| 乐山大佛是什么佛| 米肠是什么做的| 阴茎出血是什么原因| 96年属什么生肖| 主诉是什么意思| 鱼油对眼睛有什么好处| ps是什么意思| ch什么意思| 一什么苹果| 头发属于什么组织| 空气刘海适合什么脸型| 嘴臭是什么原因| 白巧克力是什么做的| 紫外线是什么意思| 射精太快吃什么好| 断子绝孙是什么意思| 安徒生被誉为什么| 什么是代沟| 女性性冷淡是什么原因| 肝藏血是什么意思| 什么是痉挛| 每天吃一根黄瓜有什么好处| 什么叫肝功能不全| 入睡困难挂什么科| 吃什么水果可以美白| 补充蛋白质吃什么食物| 路怒症是什么| 己未五行属什么| 三角梅什么时候开花| 表现手法是什么| 支气管挂什么科| 同比增长是什么意思| 婴儿为什么戴银不戴金| 周围神经病是什么意思| 加湿器什么季节用最好| 胸片能查出什么| 什么的竹叶| 嘴唇是紫色的是什么原因| 猝死是什么意思| 脾胃气虚吃什么中成药| 孕妇抽筋是什么原因引起的| 吃青提有什么好处| 仓促是什么意思| 肺炎可以吃什么水果| 心形脸适合什么发型| 舌尖长溃疡是什么原因| 偏袒是什么意思| 胃窦炎是什么原因引起的| 晓五行属什么| 12320是什么电话| 打火机里的液体是什么| 通宵是什么意思| 语素是什么| 结肠炎吃什么药好| 克是什么意思| 嘴里起泡是什么原因| 沙字五行属什么| 羊肉炖什么补肾壮阳| 闻字五行属什么| 感冒输液用什么药| 椰子水有什么功效| 迪化是什么意思| 黑色粑粑是什么原因| 驴胶补血颗粒什么时候喝最好| 肚子疼是什么原因| 世袭制是什么意思| 老年人流鼻血是什么原因| 二便是什么意思| 单抗是什么药| 牛加一笔是什么字| 什么叫人彘| 乡政府属于什么单位| fml什么意思| 白条是什么鱼| 脚肿什么原因| 黄金发红是什么原因| 蚂蚁上树是什么菜| ast是什么| 特殊情况是什么意思| 火加木是什么字| 出家需要什么条件| 星芒是什么意思| 为什么午睡起来会头疼| 喝茶有什么坏处| 腰椎间盘突出挂什么科| 广义是什么意思| 看中医挂什么科| 女人右眼跳是什么预兆| 螺旋杆菌阳性是什么病| 6.25是什么星座| 为什么来月经肚子疼| 有氧运动是什么| 眼白发青是什么原因| 同房干涩什么原因导致的| 公主抱是什么意思| 孙悟空被压在什么山下| 捡什么废品最值钱| 测血糖挂什么科| 95年属什么多大| 好吃懒做的动物是什么生肖| 孕妇梦见鱼是什么意思| 什么地移入| 罗西尼手表什么档次| 十月十日是什么星座| yankees是什么牌子| 为什么感冒会全身酸痛| 子宫内膜c型什么意思| 阳春三月指什么生肖| 医者仁心是什么意思| 母字是什么结构| 广藿香是什么味道| 痔疮的症状是什么| 高温中暑吃什么药| 行尸走肉什么意思| 彪马属于什么档次| 安然无恙的恙是什么意思| 赡养是什么意思| 大便前面硬后面稀是什么原因| 喝柠檬茶有什么好处| 什么是有源音箱| 3月6号是什么星座| 菠萝蜜吃多了有什么坏处| 外阴裂口用什么药| 慢性胃炎用什么药效果最好| 县级干部是什么级别| 宝宝惊跳反射什么时候消失| 流局是什么意思| 青葱岁月是什么意思| 白细胞计数偏低是什么意思| 5月13号是什么星座| 肾火旺吃什么药| 8023什么意思| 牙槽骨吸收是什么意思| 高姓和什么姓是世仇| 女生是什么意思| 低频是什么意思| 糖链抗原是什么意思| 胃胆汁反流是什么原因引起的| 孩子不说话挂什么科| 零八年属什么生肖| 打一个喷嚏代表什么| 什么样的女人招人嫉妒| 倒班什么意思| 地中海贫血携带者是什么意思| 狗和什么属相最配| 猫砂是干什么用的| 眉毛淡的男人代表什么| 猕猴桃什么时候吃最好| 咽喉肿痛吃什么药| 喘不上气是什么原因| 脑震荡后眩晕吃什么药| 安全生产职责是什么| 砥砺前行什么意思| 命里有时终须有命里无时莫强求什么意思| 突然和忽然有什么区别| 阴虱用什么药治疗| 掉头发是什么原因| 腹部增强ct能检查出什么| 什么姓氏排第一| 男人时间短吃什么药好| 柳是什么生肖| 检查肾挂什么科| hpv59高危阳性是什么意思| 苍鹰是什么意思| 梦见捉黄鳝是什么意思| pep是什么意思| 岔气吃什么药最管用| 两小无猜什么意思| 白衬衫配什么裤子好看| 冗长是什么意思| 射精太快吃什么好| 对策是什么意思| 锌过量会引发什么症状| 喝什么美白| 茗字五行属什么| 胆囊炎能吃什么食物| 吃什么补充膝盖润滑液| 晚上三点是什么时辰| 望梅止渴什么意思| 腐竹和什么一起炒好吃| 腰肌劳损是什么症状| 九月五日是什么节日| 吃什么容易消化| 锐字五行属什么| 入职需要准备什么材料| 上环后同房要注意什么| 求欢是什么意思| 幽门杆菌吃什么药最好| 中二病的意思是什么| 知了长什么样| 部堂大人是什么职位| 老人吃什么水果对身体好| fomo是什么意思| 榴莲不能和什么水果一起吃| 为什么叫夺命大乌苏| 百度

34岁属什么的生肖

百度 据了解,南京公积金管理中心还列出了三类情况下,买房人所购的楼盘确实不具备签订协议的条件,分别是:楼盘因所在土地已设抵押;土地用途为商用;销售房产为独幢、类独幢、联排住宅。

In semiconductor electronics fabrication technology, a self-aligned gate is a transistor manufacturing approach whereby the gate electrode of a MOSFET (metal–oxide–semiconductor field-effect transistor) is used as a mask for the doping of the source and drain regions. This technique ensures that the gate is naturally and precisely aligned to the edges of the source and drain.

The use of self-aligned gates in MOS transistors is one of the key innovations that led to the large increase in computing power in the 1970s. Self-aligned gates are still used in most modern integrated circuit processes.

Introduction

edit

IC construction

edit
?
Diagram of a standard MOSFET

Integrated circuits (ICs, or "chips") are produced in a multi-step process that builds up multiple layers on the surface of a disk of silicon known as a "wafer". Each layer is patterned by coating the wafer in photoresist and then exposing it to ultraviolet light being shone through a stencil-like "mask". Depending on the process, the photoresist that was exposed to light either hardens or softens, and in either case, the softer parts are then washed away. The result is a microscopic pattern on the surface of the wafer where a portion of the top layer is exposed while the rest is protected under the remaining photoresist.

The wafer is then exposed to a variety of processes that add or remove materials from the portions of the wafer that are unprotected by the photoresist. In one common process, the wafer is heated to around 1000?°C and then exposed to a gas containing a doping material (commonly boron or phosphorus) that changes the electrical properties of the silicon. This allows the silicon to become an electron donor, electron receptor, or near-insulator depending on the type and/or amount of the dopant. In a typical IC this process is used to produce the individual transistors that make up the key elements of an IC.

In the MOSFET, the three parts of a transistor are the source, the drain, and the gate (see diagram). The "field effect" in the name refers to changes to the conductivity that occur when a voltage is applied to the gate. The key point is that this electric field can cause the "channel" region separating the source and drain to become the same type as the source-drain, thus turning the transistor "on". Because no current flows from the gate to the drain, the switching energy of a FET is very small compared to earlier bipolar junction transistor types where the gate (or base as it was known) was in-line with the current.

Older methodology

edit

In early MOSFET fabrication methodologies, the gate was made of aluminum which melts at 660?°C, so it had to be deposited as one of the last steps in the process after all the doping stages had been completed at around 1000?°C.

The wafer as a whole is first chosen to have a particular electrical quality as biased either positive, or "p", or negative, "n". In the illustration the base material is "p" (called n-channel or nMOS). A mask is then used to produce areas where the negative "n" sections of the transistors will be placed. The wafer is then heated to around 1000?°C, and exposed to a doping gas that diffuses into the surface of the wafer to produce the "n" sections. A thin layer of insulator material (silicon dioxide) is then grown on top of the wafer. Finally, the gate is patterned on top of the insulating layer in a new photo-lithographic operation. To ensure the gate actually overlaps the underlying source and drain, the gate material has to be wider than the gap between the n sections, typically as much as three times. This wastes space and creates extra capacitance between the gate and the source-drain. This parasitic capacitance requires that the entire chip be driven at high power levels to ensure clean switching which is inefficient. Additionally, the variation in the misalignment of the gate to the underlying source-drain means that there is high chip-to-chip variability even when they are working properly.

Self-alignment

edit

The self-aligned gate developed in several steps to its present form. Key to the advance was the discovery that heavily doped poly-silicon was conductive enough to replace aluminum. This meant the gate layer could be created at any stage in the multi-step fabrication process.[1]:?p.1 (see Fig. 1.1)?

In the self-aligned process, the key gate-insulating layer is formed near the beginning of the process. Then the gate is deposited and patterned on top. Then the source-drains are doped (for poly-silicon the gates are doped simultaneously). The source-drain pattern thus represents only the outside edges of the source and drain, the inside edge of those sections being masked by the gate itself. As a result, the source and drain "self-align" to the gate. Since they are always perfectly positioned, there is no need to make the gate wider than desired, and the parasitic capacitance is greatly reduced. Alignment time and chip-to-chip variability are likewise reduced.[2]

After early experimentation with different gate materials using aluminum, molybdenum and amorphous silicon, the semiconductor industry almost universally adopted self-aligned gates made with polycrystalline silicon (poly-silicon), the so-called silicon-gate technology (SGT) or "self-aligned silicon-gate" technology, which had many additional benefits over the reduction of parasitic capacitances. One important feature of SGT was that the transistor was entirely buried under top quality thermal oxide (one of the best insulators known), making it possible to create new device types, not feasible with conventional technology or with self-aligned gates made with other materials. Particularly important are charge-coupled devices (CCD), used for image sensors, and non-volatile memory devices using floating silicon-gate structures. These devices dramatically enlarged the range of functionality that could be achieved with solid state electronics.

Certain innovations were required in order to make self-aligned gates:[3]

Prior to these innovations, self-aligned gates had been demonstrated on metal-gate devices, but their real impact was on silicon-gate devices.

History

edit

The aluminum-gate MOS process technology started with the definition and doping of the source and drain regions of MOS transistors, followed by the gate mask that defined the thin-oxide region of the transistors. With additional processing steps, an aluminum gate would then be formed over the thin-oxide region completing the device fabrication. Due to the inevitable misalignment of the gate mask with respect to the source and drain mask, it was necessary to have a fairly large overlap area between the gate region and the source and drain regions, to ensure that the thin-oxide region would bridge the source and drain, even under worst-case misalignment. This requirement resulted in gate-to-source and gate-to-drain parasitic capacitances that were large and variable from wafer to wafer, depending on the misalignment of the gate oxide mask with respect with the source and drain mask. The result was an undesirable spread in the speed of the integrated circuits produced, and a much lower speed than theoretically possible if the parasitic capacitances could be reduced to a minimum. The overlap capacitance with the most adverse consequences on performance was the gate-to-drain parasitic capacitance, Cgd, which, by the well-known Miller effect, augmented the gate-to-source capacitance of the transistor by Cgd multiplied by the gain of the circuit to which that transistor was a part. The impact was a considerable reduction in the switching speed of transistors.

In 1966, Robert W. Bower realized that if the gate electrode was defined first, it would be possible not only to minimize the parasitic capacitances between gate and source and drain, but it would also make them insensitive to misalignment. He proposed a method in which the aluminum gate electrode itself was used as a mask to define the source and drain regions of the transistor. However, since aluminum could not withstand the high temperature required for the conventional doping of the source and drain junctions, Bower proposed to use ion implantation, a new doping technique still in development at Hughes Aircraft, his employer, and not yet available at other labs. While Bower’s idea was conceptually sound, in practice it did not work, because it was impossible to adequately passivate the transistors, and repair the radiation damage done to the silicon crystal structure by the ion implantation, since these two operations would have required temperatures in excess of the ones survivable by the aluminum gate. Thus his invention provided a proof of principle, but no commercial integrated circuit was ever produced with Bower’s method. A more refractory gate material was needed.

In 1967, John C. Sarace and collaborators at Bell Labs replaced the aluminum gate with an electrode made of vacuum-evaporated amorphous silicon and succeeded in building working self-aligned gate MOS transistors. However, the process, as described, was only a proof of principle, suitable only for the fabrication of discrete transistors and not for integrated circuits; and was not pursued any further by its investigators

In 1968, the MOS industry was prevalently using aluminum gate transistors with high threshold voltage (HVT) and desired to have a low threshold voltage (LVT) MOS process in order to increase the speed and reduce the power dissipation of MOS integrated circuits. Low threshold voltage transistors with aluminum gate demanded the use of [100] silicon orientation, which however produced too low a threshold voltage for the parasitic MOS transistors (the MOS transistors created when aluminum over the field oxide would bridge two junctions). To increase the parasitic threshold voltage beyond the supply voltage, it was necessary to increase the N-type doping level in selected regions under the field oxide, and this was initially accomplished with the use of a so-called channel-stopper mask, and later with ion implantation.

Development of the silicon-gate technology at Fairchild

edit

The SGT was the first process technology used to fabricate commercial MOS integrated circuits that was later widely adopted by the entire industry in the 1960s. In late 1967, Tom Klein, working at the Fairchild Semiconductor R&D Labs, and reporting to Les Vadasz, realized that the work function difference between heavily P-type doped silicon and N-type silicon was 1.1 volt lower than the work function difference between aluminum and the same N-type silicon. This meant that the threshold voltage of MOS transistors with silicon gate could be 1.1 volt lower than the threshold voltage of MOS transistors with aluminum gate fabricated on the same starting material. Therefore, one could use starting material with [111] silicon orientation and simultaneously achieve both an adequate parasitic threshold voltage and low threshold voltage transistors without the use of a channel-stopper mask or ion implantation under the field oxide. With P-type doped silicon gate it would therefore be possible not only to create self-aligned gate transistors but also a low threshold voltage process by using the same silicon orientation of the high threshold voltage process.

In February 1968, Federico Faggin joined Les Vadasz's group and was put in charge of the development of a low-threshold-voltage, self-aligned gate MOS process technology. Faggin's first task was to develop the precision etching solution for the amorphous silicon gate, and then he created the process architecture and the detailed processing steps to fabricate MOS ICs with silicon gate. He also invented the ‘buried contacts,’ a method to make direct contact between amorphous silicon and silicon junctions, without the use of metal, a technique that allowed a much higher circuit density, particularly for random logic circuits.

After validating and characterizing the process using a test pattern he designed, Faggin made the first working MOS silicon-gate transistors and test structures by April 1968. He then designed the first integrated circuit using silicon gate, the Fairchild 3708, an 8-bit analog multiplexer with decoding logic, that had the same functionality of the Fairchild 3705, a metal-gate production IC that Fairchild Semiconductor had difficulty making on account of its rather stringent specifications.

The availability of the 3708 in July 1968 provided also a platform to further improve the process during the following months, leading to the shipment of the first 3708 samples to customers in October 1968, and making it commercially available to the general market before the end of 1968. During the period, July to October 1968, Faggin added two additional critical steps to the process:

  • Replacing the vacuum-evaporated amorphous silicon with poly-crystalline silicon obtained by vapor-phase deposition. This step became necessary since evaporated, amorphous silicon did break where it passed over "steps" in the surface of the oxide.
  • The use of phosphorus gettering to soak up the impurities, always present in the transistor, causing reliability problems. Phosphorus gettering allowed to considerably reduce the leakage current and to avoid the threshold voltage drift that still plagued MOS technology with aluminum gate (MOS transistors with aluminum gate were not suitable for phosphorus gettering due to the high temperature required).

With silicon gate, the long-term reliability of MOS transistors soon reached the level of bipolar ICs removing one major obstacle to the wide adoption of MOS technology.

By the end of 1968 the silicon-gate technology had achieved impressive results. Although the 3708 was designed to have approximately the same area as the 3705 to facilitate using the same production tooling as the 3705, it could have been made considerably smaller. Nonetheless, it had superior performance compared with the 3705: it was 5 times faster, it had about 100 times less leakage current, and the on resistance of the large transistors making up the analog switches was 3 times lower.[4]:?pp6-7?

Commercialization at Intel

edit
?
Intel 1101

The silicon-gate technology (SGT) was adopted by Intel upon its founding (July 1968), and within a few years became the core technology for the fabrication of MOS integrated circuits worldwide, lasting to this day. Intel was also the first company to develop non-volatile memory using floating silicon-gate transistors.

The first memory chip to use silicon-gate technology was the Intel 1101 SRAM (static random-access memory) chip, fabricated in 1968 and demonstrated in 1969.[5] The first commercial single-chip microprocessor, the Intel 4004, was developed by Faggin using his silicon-gate MOS IC technology. Marcian Hoff, Stan Mazor and Masatoshi Shima contributed to the architecture.[6]

Original documents on SGT

edit
  • Bower, RW and Dill, RG (1966). "Insulated gate field effect transistors fabricated using the gate as source-drain mask". IEEE International Electron Devices Meeting, 1966
  • Faggin, F., Klein, T., and Vadasz, L.: "Insulated Gate Field Effect Transistor Integrated Circuits With Silicon Gates". IEEE International Electron Devices Meeting, Washington D.C, 1968 [1]
  • US 3475234, Kerwin, Robert E.; Klein, Donald L. & Sarace, John C., "Method for making MIS structures", published 28-10-1969, assigned to Bell Telephone Laboratories Inc.?
  • Federico Faggin and Thomas Klein.: "A Faster Generation Of MOS Devices With Low Thresholds Is Riding The Crest Of The New Wave, Silicon-Gate IC’s". Cover story on Fairchild 3708, "Electronics" magazine, September 29, 1969.
  • Vadasz, L. L.; Grove, A.S.; Rowe, T.A.; Moore, G.E. (October 1969). "Silicon Gate Technology". IEEE Spectrum. pp.?27–35.
  • F. Faggin, T. Klein "Silicon Gate Technology", "Solid State Electronics", 1970, Vol. 13, pp.?1125–1144.
  • US 3673471, Klein, Thomas & Faggin, Federico, "Doped semiconductor electrodes for MOS type devices", published 2025-08-14, assigned to Fairchild Camera and Instrument Corporation?

Patents

edit

The self-aligned gate design was patented in 1969 by the team of Kerwin, Klein, and Sarace.[7] It was independently invented by Robert W. Bower (U.S. 3,472,712, issued October 14, 1969, filed October 27, 1966). The Bell Labs Kerwin et al. patent was not filed until March 27, 1967, several months after R. W. Bower and H. D. Dill had published and presented the first publication of this work at the International Electron Device Meeting, Washington, D.C. in 1966.[8]

In a legal action involving Bower, the Third Circuit Court of Appeals determined that Kerwin, Klein and Sarace were the inventors of the self-aligned silicon gate transistor. On that basis, they were awarded the basic patent US 3,475,234. Actually the self-aligned gate MOSFET was invented by Robert W. Bower U.S. 3,472,712, issued October 14, 1969, Filed October 27, 1966. The Bell Labs Kerwin et al patent 3,475,234 was not filed until March 27, 1967 several months after the R. W. Bower and H. D. Dill Published and presented the first publication of this work entitled INSULATED GATE FIELD EFFECT TRANSISTORS FABRICATED USING THE GATE AS SOURCE-DRAIN MASK at the International Electron Device Meeting, Washington, D.C., 1966. Bower's work described the self-aligned-gate MOSFET, made with both aluminum and polysilicon gates. It used both ion implantation and diffusion to form the source and drain using the gate electrode as the mask to define the source and drain regions. The Bell Labs team attended this meeting of the IEDM in 1966, and they discussed this work with Bower after his presentation in 1966. Bower had first made the self-aligned gate using aluminum as the gate and, before presentation in 1966, made the device using polysilicon as the gate.

The self-aligned gate typically involves ion implantation, another semiconductor process innovation of the 1960s. The histories of ion implantation and self-aligned gates are highly interrelated, as recounted in an in-depth history by R.B. Fair.[9]

The first commercial product using self-aligned silicon-gate technology was the Fairchild 3708 8-bit analog multiplexor, in 1968, designed by Federico Faggin who pioneered several inventions in order to turn the aforementioned non working proofs of concept, into what the industry actually adopted thereafter.[10][11]

Manufacturing process

edit

The importance of self-aligned gates comes in the process used to make them. The process of using the gate oxide as a mask for the source and drain diffusion both simplifies the process and greatly improves the yield.

Process steps

edit

The following are the steps in creating a self-aligned gate: [12]

?
A cleanroom facility where these steps are performed

These steps were first created by Federico Faggin and used in the Silicon Gate Technology process developed at Fairchild Semiconductor in 1968 for the fabrication of the first commercial integrated circuit using it, the Fairchild 3708 [13]

1. Wells on the field oxide are etched where the transistors are to be formed. Each well defines the source, drain, and active gate regions of an MOS transistor.
2. Using a dry thermal oxidation process, a thin layer (5-200?nm) of gate oxide (SiO2) is grown on the silicon wafer.
3. Using a chemical vapor deposition (CVD) process, a layer of polysilicon is grown on top of the gate oxide.
4. A layer of photoresist is applied on top of the polysilicon.
5. A mask is placed on top of the photoresist and exposed to UV light; this breaks down the photoresist layer in areas where the mask didn't protect it.
6. Photoresist is exposed with a specialized developer solution. This is intended to remove the photoresist that was broken down by the UV light.
7. The polysilicon and gate oxide that is not covered by photoresist is etched away with a buffered ion etch process. This is usually an acid solution containing hydrofluoric acid.
8. The rest of the photoresist is stripped from the silicon wafer. There is now a wafer with polysilicon over the gate oxide, and over the field oxide.
9. The thin oxide is etched away exposing the source and drain regions of the transistor, except in the gate region which is protected by the polysilicon gate.
10. Using a conventional doping process, or a process called ion-implantation, the source, drain and the polysilicon are doped. The thin oxide under the silicon gate acts as a mask for the doping process. This step is what makes the gate self-aligning. The source and drain regions are automatically properly aligned with the (already in place) gate.
11. The wafer is annealed in a high temperature furnace (>800?°C or 1,500?°F). This diffuses the dopant further into the crystal structure to make the source and drain regions and results in the dopant diffusing slightly underneath the gate.
12. The process continues with vapor deposition of silicon dioxide to protect the exposed areas, and with all the remaining steps to complete the process.

See also

edit

Notes

edit

References

edit
  1. ^ Mead, Carver; Conway, Lynn (1991). Introduction to VLSI systems. Addison Wesley Publishing Company. ISBN?978-0-201-04358-7. OCLC?634332043.
  2. ^ Yanda, Heynes, and Miller (2005). Demystifying Chipmaking. Newnes. pp.?148–149. ISBN?978-0-7506-7760-8.{{cite book}}: CS1 maint: multiple names: authors list (link)
  3. ^ Orton, John Wilfred (2004). The Story of Semiconductors. OUP Oxford. p.?114. ISBN?978-0-19-853083-1.
  4. ^ Federico Faggin and Thomas Klein Electronics magazine (September 29, 1969) A Faster Generation Of MOS Devices With Low Thresholds Is Riding The Crest Of The New Wave, Silicon-Gate IC's see pp6-7
  5. ^ Sah, Chih-Tang (October 1988). "Evolution of the MOS transistor-from conception to VLSI" (PDF). Proceedings of the IEEE. 76 (10): 1280–1326 (1303). doi:10.1109/5.16328. ISSN?0018-9219.
  6. ^ "1971: Microprocessor Integrates CPU Function onto a Single Chip". The Silicon Engine. Computer History Museum. Retrieved 22 July 2019.
  7. ^ US 3475234, Kerwin, Robert E.; Klein, Donald L. & Sarace, John C., "Method for making MIS structures", published 28-10-1969, assigned to Bell Telephone Laboratories Inc.?
  8. ^ Bower, RW; Dill, RG (1966). "Insulated gate field effect transistors fabricated using the gate as source-drain mask". 1966 International Electron Devices Meeting. Vol.?12. IEEE. pp.?102–104. doi:10.1109/IEDM.1966.187724.
  9. ^ Richard B. Fair (Jan 1998). "History of Some Early Developments in Ion-Implantation Technology Leading to Silicon Transistor Manufacturing". Proceedings of the IEEE. 86 (1): 111–137. doi:10.1109/5.658764.
  10. ^ John A. N. Lee (1995). International biographical dictionary of computer pioneers, Volume 1995, Part 2. Taylor & Francis US. p.?289. ISBN?978-1-884964-47-3.
  11. ^ Bo Lojek (2007). History of semiconductor engineering. Springer. p.?359. ISBN?978-3-540-34257-1.
  12. ^ Streetman, Ben; Banerjee (2006). Solid State Electronic Devices. PHI. pp.?269–27, 313. ISBN?978-81-203-3020-7.
  13. ^ Faggin, F., Klein, T., and Vadasz, L.: "Insulated Gate Field Effect Transistor Integrated Circuits With Silicon Gates". IEEE International Electron Devices Meeting, Washington D.C, 1968
耳聋吃什么药 脖子长小肉粒是什么原因 握手言和是什么意思 属鼠和什么属相最配 9月8号是什么星座
经常掏耳朵有什么危害 深海鱼油什么牌子好 mpn是什么意思 妈妈姐姐的女儿叫什么 陈皮泡酒喝有什么功效和作用
吃什么对胃好 吃蓝莓有什么好处 canyou是什么意思 肝有什么功能 大黄蜂是什么车
金字旁加匀念什么 眼睛酸疼是什么原因 手指甲软薄吃什么补 逍遥丸适合什么人吃 章鱼是什么动物
特别出演什么意思hcv8jop2ns0r.cn 胜造七级浮屠是什么意思dayuxmw.com 梦见别人吐血是什么预兆hcv9jop7ns9r.cn 消化道出血吃什么药hcv8jop3ns0r.cn 官方什么意思hcv8jop9ns1r.cn
糖类抗原125偏高说明什么hcv7jop9ns7r.cn vca是什么牌子hcv8jop7ns5r.cn 蒲地蓝消炎片主治什么hcv9jop1ns2r.cn 蓝瘦香菇是什么意思hcv7jop9ns9r.cn aemape是什么牌子0297y7.com
什么叫应届毕业生gysmod.com hardy是什么意思hcv7jop9ns4r.cn 10月30号是什么星座hcv8jop1ns2r.cn dr是什么意思wuhaiwuya.com 什么空调省电hcv9jop0ns9r.cn
神经性头疼吃什么药效果好hcv9jop3ns6r.cn 口腔发苦是什么原因hcv8jop2ns9r.cn 左眼跳什么预兆hcv9jop3ns2r.cn 宫内孕和宫外孕有什么区别hcv9jop4ns1r.cn 银杏叶片治什么病hcv9jop0ns8r.cn
百度