多此一举是什么意思| 风寒水饮是什么意思| 舌系带短会有什么影响| 什么牌子的氨糖最好| 为什么月经期有性冲动| 脚心起水泡是什么病症| 脑软化灶是什么意思| 图字五行属什么| 过人之处是什么意思| 封心锁爱什么意思| 什么气什么足| 为什么会得皮炎| 正太是什么意思| 慢阻肺是什么原因引起的| 尿电导率低是什么意思| 十八大什么时候召开的| pa什么意思| 91年什么命| 萎靡什么意思| 凤凰花什么时候开| 电动轮椅什么牌子质量好| 查激素挂什么科| 气滞血瘀吃什么药| 不良反应是什么意思| penis什么意思| 例假来的是黑色的是什么原因| 房颤吃什么药最好| 肝内胆管轻度扩张是什么意思| 心绞痛什么感觉| 狗鼻子为什么是湿的| 帕斯是什么意思| 肾虚对男生意味着什么| 中国文联是什么级别| 一个口一个有念什么| 遍布是什么意思| 湖南有什么好玩的地方| 禾五行属什么| 雅漾属于什么档次| 你把我当什么| 日常是什么意思| 六八年属什么| 白猫进家有什么预兆| 抵抗力差吃什么可以增强抵抗力| 麦冬是什么植物| 辽宁古代叫什么| 人肉搜索是什么意思| 什么一现| 食物中毒什么症状| 参拜是什么意思| 混合痔什么症状| 看空是什么意思| hpu是什么意思| 梦见自己生了个儿子是什么意思| 终结者是什么意思| 身上长扁平疣是什么原因造成的| 主理人是什么意思| 炖排骨什么时候放盐最好| 糖五行属什么| 属猪生什么属相宝宝好| 慢性疾病都包括什么病| 尿糖1十是什么意思| 农村做什么致富| 心率快是什么原因| 低密度结节是什么意思| 回是什么生肖| 附骨疽在现代叫什么病| 北京晚上有什么好玩的景点| o型血和什么血型容易溶血| 什么的超市| imf是什么意思| 维生素b2有什么作用和功效| 胸痛是什么病的前兆| bishop是什么意思| 硕字五行属什么| 梦见发工资了是什么意思| 尿中红细胞高是什么原因| 经常吃蜂蜜有什么好处| mia是什么意思| 10月26是什么星座| 1223是什么星座| 白牌车是什么身份| 反复呕吐是什么原因| 清理鱼缸粪便用什么鱼| 延迟是什么意思| 凤字五行属什么| 孕妇感染弓形虫有什么症状| nub是什么意思| 玫瑰代表什么| 儿童调理脾胃用什么药最好| 中国的国酒是什么| 胰腺低密度影什么意思| 一物降一物前面一句是什么| 去肝火喝什么茶好| 乌龟为什么会叫| 绿豆和什么相克中毒| 老打嗝是什么病的前兆| 九月初八是什么星座| 前列腺增大钙化是什么意思| 指尖发麻是什么原因| 莺是什么鸟| 消炎药有什么| 什么酒不能喝脑筋急转弯| 吃饺子是什么节日| 蛋糕用什么面粉| 副歌部分是什么意思| 师范类是什么意思| 赵子龙属什么生肖| 传字五行属什么| 什么叫四大皆空| 亚甲炎是什么病| 做可乐鸡翅用什么可乐| 前身是什么意思| 水泥烧伤皮肤用什么药| 什么是电商平台| 经常想吐恶心是什么原因| 拉肚子什么原因造成的| 九月二十九号是什么星座| 禅茶一味什么意思| 霖五行属性是什么| 樟脑丸是干什么的| 爆单什么意思| 前纵隔结节是什么意思| 口腔义齿是什么| 什么是梦想| 什么花最大| 9月3号是什么星座| 爷爷和孙子是什么关系| 飞花令是什么| 京东发什么快递| 什么的杯子| 为什么蚊子不咬我| 什么那是什么吧| gdp是什么意思啊| 肝不好吃什么药效果好| 多囊卵巢综合症是什么| 朝野是什么意思| 小孩睡觉出汗多是什么原因| 牛油果和什么榨汁好喝| 碘伏是什么颜色| 心肌缺血吃什么中药| 胃炎吃什么药效果好| 做梦梦到乌龟是什么预兆| 牛肉含有什么营养成分| 化疗之后吃什么好| 有机食品是什么意思| 胰腺炎能吃什么| 为什么喝咖啡会拉肚子| 为什么会有痛经| 闪婚是什么意思| 痤疮是由什么引起的| 合掌是什么意思| 碳酸是什么| 绯是什么意思| 红颜知己是什么关系| 蝴蝶效应是什么| 双侧腋窝淋巴结可见什么意思| 四叶草是什么意思| 刘亦菲为什么不结婚| 什么人容易得甲亢| 费神是什么意思| positive是什么意思| 紫癜是什么引起的| 梦见掉了两颗牙齿是什么意思| 喝酒后头疼吃什么药| 蛇鼠一窝是什么意思| 预判是什么意思| 脚底拔罐对女人有什么好处| 什么牌子的充电宝好| 什么是糖尿病| 2021年属什么| 银环蛇咬伤后什么症状| 今天有什么新闻| 红细胞偏高是什么意思| 一级医院是什么医院| hiv1是什么意思| 办慢性病有什么好处| 29度穿什么衣服合适| 胃肠型感冒吃什么药| 梦见房屋倒塌是什么征兆| 血压高吃什么水果好| 迁坟需要准备什么东西| 多囊卵巢是什么意思| 耳石症是什么意思| 左行气右行血什么意思| 10月28日什么星座| 友尽是什么意思| 安享晚年是什么意思| 烧心吃点什么药| 14时是什么时辰| 下午五点是什么时辰| 光天化日什么意思| 怀孕做糖耐是检查什么| 女生喜欢什么姿势| 灰色地带是什么意思| 月子餐第一周吃什么| 骨量偏高代表什么意思| 蒙古国什么时候独立的| 除体内湿热最好的中成药是什么| 趴着睡觉是什么原因| 什么变化| 梅毒rpr是什么| 女性肾虚吃什么补最好最快| 益生菌什么牌子好| 梅花是什么颜色| 暗卫是什么意思| 什么生肖带红花| polo是什么意思| 你是什么| 16是什么生肖| 中耳炎吃什么药好| 梦见吃核桃是什么意思| 梦见什么是受孕成功了| 木字旁的字有什么| 什么叫牙冠| 打生长激素有什么副作用| 雨露均沾什么意思| 眼睛干涩疲劳用什么眼药水| 喝绿豆汤有什么好处| 杏黄是什么颜色| 胎儿双肾盂分离是什么意思| 静脉曲张是什么原因| 嘴唇上长疱疹用什么药| 红茶加枸杞有什么功效| 什么的身影| 红血丝用什么护肤品修复比较好| cho是什么| 名流是什么意思| 下腹痛挂什么科| 腿纹不对称有什么影响| 治疗湿疹吃什么药| 扁食是什么| 阳盛阴衰是什么意思| 肚子疼拉肚子吃什么药| 散光是什么症状| 尿偏红色是什么原因| 梦到捡菌子是什么意思| 什么样的树| 人体成分分析是检查什么| 一月27日是什么星座| 什么叫布病| 怼人是什么意思| eb病毒是什么病| 今日属相是什么生肖| 做b超挂什么科| 外阴白斑是什么原因| 雅字取名的寓意是什么| 腹黑是什么意思| 国防部长是什么级别| 肌腱炎有什么症状| 腺体鳞化是什么意思| 白细胞偏低是什么原因造成的| 内窥镜是做什么检查| 负重是什么意思| 冷战是什么意思| 鸭肫是什么部位| 莲雾吃了有什么好处| 长命锁一般由什么人送| 什么叫正盐| wuli是什么意思| 治疗早泄吃什么药| vte是什么意思| 下嘴唇起泡是什么原因| 动脉夹层什么意思| 日本为什么侵华| 百度

中国首部古装神话剧 86版《西游记》与杨洁导演的故事

百度 巴斯确实对于我们来说很重要,因为他是外援而且是内线的球员,他的攻防两端要对我们的帮助大一些,我们取胜的机会就会更大。

Direct memory access (DMA) is a feature of computer systems that allows certain hardware subsystems to access main system memory independently of the central processing unit (CPU).[1]

Without DMA, when the CPU is using programmed input/output, it is typically fully occupied for the entire duration of the read or write operation, and is thus unavailable to perform other work. With DMA, the CPU first initiates the transfer, then it does other operations while the transfer is in progress, and it finally receives an interrupt from the DMA controller (DMAC) when the operation is done. This feature is useful at any time that the CPU cannot keep up with the rate of data transfer, or when the CPU needs to perform work while waiting for a relatively slow I/O data transfer.

Many hardware systems use DMA, including disk drive controllers, graphics cards, network cards and sound cards. DMA is also used for intra-chip data transfer in some multi-core processors. Computers that have DMA channels can transfer data to and from devices with much less CPU overhead than computers without DMA channels. Similarly, a processing circuitry inside a multi-core processor can transfer data to and from its local memory without occupying its processor time, allowing computation and data transfer to proceed in parallel.

DMA can also be used for "memory to memory" copying or moving of data within memory. DMA can offload expensive memory operations, such as large copies or scatter-gather operations, from the CPU to a dedicated DMA engine. An implementation example is the I/O Acceleration Technology. DMA is of interest in network-on-chip and in-memory computing architectures.

Principles

edit

Third-party

edit
 
Motherboard of a NeXTcube computer (1990). The two large integrated circuits below the middle of the image are the DMA controller (l.) and - unusual - an extra dedicated DMA controller (r.) for the magneto-optical disc used instead of a hard disk drive in the first series of this computer model.

Standard DMA, also called third-party DMA, uses a DMA controller. A DMA controller can generate memory addresses and initiate memory read or write cycles. It contains several hardware registers that can be written and read by the CPU. These include a memory address register, a byte count register, and one or more control registers. Depending on what features the DMA controller provides, these control registers might specify some combination of the source, the destination, the direction of the transfer (reading from the I/O device or writing to the I/O device), the size of the transfer unit, and/or the number of bytes to transfer in one burst.[2]

To carry out an input, output or memory-to-memory operation, the host processor initializes the DMA controller with a count of the number of words to transfer, and the memory address to use. The CPU then commands the peripheral device to initiate a data transfer. The DMA controller then provides addresses and read/write control lines to the system memory. Each time a byte of data is ready to be transferred between the peripheral device and memory, the DMA controller increments its internal address register until the full block of data is transferred.

Some examples of buses using third-party DMA are PATA, USB (before USB4), and SATA; however, their host controllers use bus mastering.[citation needed]

Bus mastering

edit

In a bus mastering system, also known as a first-party DMA system, the CPU and peripherals can each be granted control of the memory bus. Where a peripheral can become a bus master, it can directly write to system memory without the involvement of the CPU, providing memory address and control signals as required. Some measures must be provided to put the processor into a hold condition so that bus contention does not occur.

Modes of operation

edit

Burst mode

edit

In burst mode, an entire block of data is transferred in one contiguous sequence. Once the DMA controller is granted access to the system bus by the CPU, it transfers all bytes of data in the data block before releasing control of the system buses back to the CPU, but renders the CPU inactive for relatively long periods of time. The mode is also called "Block Transfer Mode".

Cycle stealing mode

edit

The cycle stealing mode is used in systems in which the CPU should not be disabled for the length of time needed for burst transfer modes. In the cycle stealing mode, the DMA controller obtains access to the system bus the same way as in burst mode, using BR (Bus Request) and BG (Bus Grant) signals, which are the two signals controlling the interface between the CPU and the DMA controller. However, in cycle stealing mode, after one unit of data transfer, the control of the system bus is deasserted to the CPU via BG. It is then continually requested again via BR, transferring one unit of data per request, until the entire block of data has been transferred.[3] By continually obtaining and releasing the control of the system bus, the DMA controller essentially interleaves instruction and data transfers. The CPU processes an instruction, then the DMA controller transfers one data value, and so on. Data is not transferred as quickly, but CPU is not idled for as long as in burst mode. Cycle stealing mode is useful for controllers that monitor data in real time.

Transparent mode

edit

Transparent mode takes the most time to transfer a block of data, yet it is also the most efficient mode in terms of overall system performance. In transparent mode, the DMA controller transfers data only when the CPU is performing operations that do not use the system buses. The primary advantage of transparent mode is that the CPU never stops executing its programs and the DMA transfer is free in terms of time, while the disadvantage is that the hardware needs to determine when the CPU is not using the system buses, which can be complex. This is also called "Hidden DMA data transfer mode".

Cache coherency

edit

 

DMA can lead to cache coherency problems. Imagine a CPU equipped with a cache and an external memory that can be accessed directly by devices using DMA. When the CPU accesses location X in the memory, the current value will be stored in the cache. Subsequent operations on X will update the cached copy of X, but not the external memory version of X, assuming a write-back cache. If the cache is not flushed to the memory before the next time a device tries to access X, the device will receive a stale value of X.

Similarly, if the cached copy of X is not invalidated when a device writes a new value to the memory, then the CPU will operate on a stale value of X.

This issue can be addressed in one of two ways in system design: Cache-coherent systems implement a method in hardware, called bus snooping, whereby external writes are signaled to the cache controller which then performs a cache invalidation for DMA writes or cache flush for DMA reads. Non-coherent systems leave this to software, where the OS must then ensure that the cache lines are flushed before an outgoing DMA transfer is started and invalidated before a memory range affected by an incoming DMA transfer is accessed. The OS must make sure that the memory range is not accessed by any running threads in the meantime. The latter approach introduces some overhead to the DMA operation, as most hardware requires a loop to invalidate each cache line individually.

Hybrids also exist, where the secondary L2 cache is coherent while the L1 cache (typically on-CPU) is managed by software.

Examples

edit

In the original IBM PC (and the follow-up PC/XT), there was only one Intel 8237 DMA controller capable of providing four DMA channels (numbered 0–3). These DMA channels performed 8-bit transfers (as the 8237 was an 8-bit device, ideally matched to the PC's i8088 CPU/bus architecture), could only address the first (i8086/8088-standard) megabyte of RAM, and were limited to addressing single 64 kB segments within that space (although the source and destination channels could address different segments). Additionally, the controller could only be used for transfers to, from or between expansion bus I/O devices, as the 8237 could only perform memory-to-memory transfers using channels 0 & 1, of which channel 0 in the PC (& XT) was dedicated to dynamic memory refresh. This prevented it from being used as a general-purpose "Blitter", and consequently block memory moves in the PC, limited by the general PIO speed of the CPU, were very slow.

With the IBM PC/AT, the enhanced AT bus (more familiarly retronymed as the Industry Standard Architecture (ISA)) added a second 8237 DMA controller to provide three additional, and as highlighted by resource clashes with the XT's additional expandability over the original PC, much-needed channels (5–7; channel 4 is used as a cascade to the first 8237). ISA DMA's extended 24-bit address bus width allows it to access up to 16 MB lower memory.[4] The page register was also rewired to address the full 16 MB memory address space of the 80286 CPU. This second controller was also integrated in a way capable of performing 16-bit transfers when an I/O device is used as the data source and/or destination (as it actually only processes data itself for memory-to-memory transfers, otherwise simply controlling the data flow between other parts of the 16-bit system, making its own data bus width relatively immaterial), doubling data throughput when the upper three channels are used. For compatibility, the lower four DMA channels were still limited to 8-bit transfers only, and whilst memory-to-memory transfers were now technically possible due to the freeing up of channel 0 from having to handle DRAM refresh, from a practical standpoint they were of limited value because of the controller's consequent low throughput compared to what the CPU could now achieve (i.e., a 16-bit, more optimised 80286 running at a minimum of 6 MHz, vs an 8-bit controller locked at 4.77 MHz). In both cases, the 64 kB segment boundary issue remained, with individual transfers unable to cross segments (instead "wrapping around" to the start of the same segment) even in 16-bit mode, although this was in practice more a problem of programming complexity than performance as the continued need for DRAM refresh (however handled) to monopolise the bus approximately every 15 μs prevented use of large (and fast, but uninterruptible) block transfers.

Due to their lagging performance (1.6 MB/s maximum 8-bit transfer capability at 5 MHz,[5] but no more than 0.9 MB/s in the PC/XT and 1.6 MB/s for 16-bit transfers in the AT due to ISA bus overheads and other interference such as memory refresh interruptions[1]) and unavailability of any speed grades that would allow installation of direct replacements operating at speeds higher than the original PC's standard 4.77 MHz clock, these devices have been effectively obsolete since the late 1980s. Particularly, the advent of the 80386 processor in 1985 and its capacity for 32-bit transfers (although great improvements in the efficiency of address calculation and block memory moves in Intel CPUs after the 80186 meant that PIO transfers even by the 16-bit-bus 286 and 386SX could still easily outstrip the 8237), as well as the development of further evolutions to (EISA) or replacements for (MCA, VLB and PCI) the "ISA" bus with their own much higher-performance DMA subsystems (up to a maximum of 33 MB/s for EISA, 40 MB/s MCA, typically 133 MB/s VLB/PCI) made the original DMA controllers seem more of a performance millstone than a booster. They were supported to the extent they are required to support built-in legacy PC hardware on later machines. The pieces of legacy hardware that continued to use ISA DMA after 32-bit expansion buses became common were Sound Blaster cards that needed to maintain full hardware compatibility with the Sound Blaster standard; and Super I/O devices on motherboards that often integrated a built-in floppy disk controller, an IrDA infrared controller when FIR (fast infrared) mode is selected, and an IEEE 1284 parallel port controller when ECP mode is selected. In cases where an original 8237s or direct compatibles were still used, transfer to or from these devices may still be limited to the first 16 MB of main RAM regardless of the system's actual address space or amount of installed memory.

Each DMA channel has a 16-bit address register and a 16-bit count register associated with it. To initiate a data transfer the device driver sets up the DMA channel's address and count registers together with the direction of the data transfer, read or write. It then instructs the DMA hardware to begin the transfer. When the transfer is complete, the device interrupts the CPU.

Scatter-gather or vectored I/O DMA allows the transfer of data to and from multiple memory areas in a single DMA transaction. It is equivalent to the chaining together of multiple simple DMA requests. The motivation is to off-load multiple input/output interrupt and data copy tasks from the CPU.

DRQ stands for Data request; DACK for Data acknowledge. These symbols, seen on hardware schematics of computer systems with DMA functionality, represent electronic signaling lines between the CPU and DMA controller. Each DMA channel has one Request and one Acknowledge line. A device that uses DMA must be configured to use both lines of the assigned DMA channel.

16-bit ISA permitted bus mastering.[6]

Standard ISA DMA assignments:[citation needed]

  1. DRAM refresh (obsolete)
  2. User hardware usually ISA sound card
  3. Floppy disk controller
  4. WDMA for hard disk controller (replaced by UDMA modes), parallel port (ECP capable port), or certain SoundBlaster Clones like the OPTi 928
  5. 8237 DMA controller
  6. Hard disk controller (PS/2 only), or user hardware usually ISA sound card
  7. User hardware
  8. User hardware

A PCI architecture has no central DMA controller, unlike ISA. Instead, A PCI device can request control of the bus ("become the bus master") and request to read from and write to system memory. More precisely, a PCI component requests bus ownership from the PCI bus controller (usually PCI host bridge, and PCI to PCI bridge[7]), which will arbitrate if several devices request bus ownership simultaneously, since there can only be one bus master at one time. When the component is granted ownership, it will issue normal read and write commands on the PCI bus, which will be claimed by the PCI bus controller.

As an example, on an Intel Core-based PC, the southbridge will forward the transactions to the memory controller (which is integrated on the CPU die) using DMI, which will in turn convert them to DDR operations and send them out on the memory bus. As a result, there are quite a number of steps involved in a PCI DMA transfer; however, that poses little problem, since the PCI device or PCI bus itself are an order of magnitude slower than the rest of the components (see list of device bandwidths).

A modern x86 CPU may use more than 4 GB of memory, either utilizing the native 64-bit mode of x86-64 CPU, or the Physical Address Extension (PAE), a 36-bit addressing mode. In such a case, a device using DMA with a 32-bit address bus is unable to address memory above the 4 GB line. The new Double Address Cycle (DAC) mechanism, if implemented on both the PCI bus and the device itself,[8] enables 64-bit DMA addressing. Otherwise, the operating system would need to work around the problem by either using costly double buffers (DOS/Windows nomenclature) also known as bounce buffers (FreeBSD/Linux), or it could use an IOMMU to provide address translation services if one is present.

I/OAT

edit

As an example of DMA engine incorporated in a general-purpose CPU, some Intel Xeon chipsets include a DMA engine called I/O Acceleration Technology (I/OAT), which can offload memory copying from the main CPU, freeing it to do other work.[9] In 2006, Intel's Linux kernel developer Andrew Grover performed benchmarks using I/OAT to offload network traffic copies and found no more than 10% improvement in CPU utilization with receiving workloads.[10]

DDIO

edit

Further performance-oriented enhancements to the DMA mechanism have been introduced in Intel Xeon E5 processors with their Data Direct I/O (DDIO) feature, allowing the DMA "windows" to reside within CPU caches instead of system RAM. As a result, CPU caches are used as the primary source and destination for I/O, allowing network interface controllers (NICs) to DMA directly to the Last level cache (L3 cache) of local CPUs and avoid costly fetching of the I/O data from system RAM. As a result, DDIO reduces the overall I/O processing latency, allows processing of the I/O to be performed entirely in-cache, prevents the available RAM bandwidth/latency from becoming a performance bottleneck, and may lower the power consumption by allowing RAM to remain longer in low-powered state.[11][12][13][14]

In systems-on-a-chip and embedded systems, typical system bus infrastructure is a complex on-chip bus such as AMBA High-performance Bus. AMBA defines two kinds of AHB components: master and slave. A slave interface is similar to programmed I/O through which the software (running on embedded CPU, e.g. ARM) can write/read I/O registers or (less commonly) local memory blocks inside the device. A master interface can be used by the device to perform DMA transactions to/from system memory without heavily loading the CPU.

Therefore, high bandwidth devices such as network controllers that need to transfer huge amounts of data to/from system memory will have two interface adapters to the AHB: a master and a slave interface. This is because on-chip buses like AHB do not support tri-stating the bus or alternating the direction of any line on the bus. Like PCI, no central DMA controller is required since the DMA is bus-mastering, but an arbiter is required in case of multiple masters present on the system.

Internally, a multichannel DMA engine is usually present in the device to perform multiple concurrent scatter-gather operations as programmed by the software.

Cell

edit

As an example usage of DMA in a multiprocessor-system-on-chip, IBM/Sony/Toshiba's Cell processor incorporates a DMA engine for each of its 9 processing elements including one Power processor element (PPE) and eight synergistic processor elements (SPEs). Since the SPE's load/store instructions can read/write only its own local memory, an SPE entirely depends on DMAs to transfer data to and from the main memory and local memories of other SPEs. Thus the DMA acts as a primary means of data transfer among cores inside this CPU (in contrast to cache-coherent CMP architectures such as Intel's cancelled general-purpose GPU, Larrabee).

DMA in Cell is fully cache coherent (note however local stores of SPEs operated upon by DMA do not act as globally coherent cache in the standard sense). In both read ("get") and write ("put"), a DMA command can transfer either a single block area of size up to 16 KB, or a list of 2 to 2048 such blocks. The DMA command is issued by specifying a pair of a local address and a remote address: for example when a SPE program issues a put DMA command, it specifies an address of its own local memory as the source and a virtual memory address (pointing to either the main memory or the local memory of another SPE) as the target, together with a block size. According to an experiment, an effective peak performance of DMA in Cell (3 GHz, under uniform traffic) reaches 200 GB per second.[15]

DMA controllers

edit

Pipelining

edit

Processors with scratchpad memory and DMA (such as digital signal processors and the Cell processor) may benefit from software overlapping DMA memory operations with processing, via double buffering or multibuffering. For example, the on-chip memory is split into two buffers; the processor may be operating on data in one, while the DMA engine is loading and storing data in the other. This allows the system to avoid memory latency and exploit burst transfers, at the expense of needing a predictable memory access pattern.[citation needed]

See also

edit

References

edit
  1. ^ a b "DMA Fundamentals on various PC platforms, National Instruments, pages 6 & 7" (PDF). University of Colorado Boulder. Retrieved 26 April 2025.
  2. ^ Osborne, Adam (1980). An Introduction to Microcomputers: Volume 1: Basic Concepts (2nd ed.). Osborne McGraw Hill. pp. 5–64 through 5–93. ISBN 0931988349.
  3. ^ Hayes, John.P (1978). Computer Architecture and Organization. McGraw-Hill International Book Company. p. 426-427. ISBN 0-07-027363-4.
  4. ^ "ISA DMA - OSDev Wiki". wiki.osdev.org. Retrieved 2025-08-07.
  5. ^ "Intel 8237 & 8237-2 Datasheet" (PDF). JKbox RC702 subsite. Retrieved 20 April 2019.
  6. ^ Intel Corp. (2025-08-07), "Chapter 12: ISA Bus" (PDF), PC Architecture for Technicians: Level 1, retrieved 2025-08-07
  7. ^ "Bus Specifics - Writing Device Drivers for Oracle? Solaris 11.3". docs.oracle.com. Retrieved 2025-08-07.
  8. ^ "Physical Address Extension — PAE Memory and Windows". Microsoft Windows Hardware Development Central. 2005. Retrieved 2025-08-07.
  9. ^ Corbet, Jonathan (December 8, 2005). "Memory copies in hardware". LWN.net.
  10. ^ Grover, Andrew (2025-08-07). "I/OAT on LinuxNet wiki". Overview of I/OAT on Linux, with links to several benchmarks. Archived from the original on 2025-08-07. Retrieved 2025-08-07.
  11. ^ "Intel Data Direct I/O (Intel DDIO): Frequently Asked Questions" (PDF). Intel. March 2012. Retrieved 2025-08-07.
  12. ^ Rashid Khan (2025-08-07). "Pushing the Limits of Kernel Networking". redhat.com. Retrieved 2025-08-07.
  13. ^ "Achieving Lowest Latencies at Highest Message Rates with Intel Xeon Processor E5-2600 and Solarflare SFN6122F 10 GbE Server Adapter" (PDF). solarflare.com. 2025-08-07. Retrieved 2025-08-07.
  14. ^ Alexander Duyck (2025-08-07). "Pushing the Limits of Kernel Networking" (PDF). linuxfoundation.org. p. 5. Retrieved 2025-08-07.
  15. ^ Kistler, Michael (May 2006). "Cell Multiprocessor Communication Network: Built for Speed". IEEE Micro. 26 (3): 10–23. doi:10.1109/MM.2006.49. S2CID 7735690.
  16. ^ "Am9517A Multimode DMA Controller" (PDF). Retrieved 2025-08-07.
  17. ^ "Z80? DMA Direct Memory Access Controller" (PDF). Retrieved 2025-08-07.
  18. ^ "Sharp 1986 Semiconductor Data Book" (PDF). p. 255-269. Retrieved 2025-08-07.
  19. ^ "pPD71037 Direct Memory Access (DMA) Controller" (PDF). p. 832(5b1). Retrieved 2025-08-07.
  20. ^ "μPD71071 DMA Controller" (PDF). p. 940(5g1). Retrieved 2025-08-07.

Sources

edit
edit
多囊是什么病 孕妇什么情况下打肝素 医生为什么会建议竖切 头皮结痂抠掉又结痂是什么病 垚字是什么意思
一马平川是什么生肖 眼睛疲劳用什么眼药水 脖子上长小肉疙瘩是什么原因 子宫脱落是什么原因引起的 前列腺在哪里男人的什么部位
麦粒肿是什么 阴道口长什么样 孕检无创是检查什么的 游离三碘甲状腺原氨酸是什么意思 行尸走肉是什么意思
噩耗是什么意思 什么冰冰 糖化血红蛋白偏高是什么意思 缺陷是什么意思 总是掉头发是什么原因
自己开店做什么赚钱hcv8jop8ns5r.cn 严重失眠有什么方法hcv9jop2ns4r.cn 睾丸扭转有什么症状cl108k.com 噤口痢是什么意思hcv8jop3ns3r.cn 3月29是什么星座96micro.com
10月16日出生的是什么星座hebeidezhi.com epa是什么意思hcv9jop5ns7r.cn 什么的回答beikeqingting.com 肝火大吃什么药hcv7jop9ns9r.cn 怀孕有什么特征hcv8jop7ns3r.cn
缺氯有什么症状怎么补hcv7jop9ns8r.cn 经常喝柠檬水有什么好处和坏处hcv7jop4ns8r.cn 咽炎用什么药好hcv9jop4ns1r.cn 11年属什么hcv8jop4ns1r.cn 晚上很难入睡是什么原因hcv9jop1ns6r.cn
慢性阑尾炎吃什么药好chuanglingweilai.com 什么容易误诊为水痘hcv9jop3ns9r.cn 九月是什么星座的hcv8jop1ns1r.cn 什么是结节hcv8jop6ns8r.cn 李五行属性是什么hcv8jop2ns7r.cn
百度